

# Power Intent Automation for Ultra Low Power Mixed-Signal SoC

Sai Sudarsan Chitrapu, Ruchi Shankar, Ankitha M, Penchal Kumar Gajula, Tejas Salunkhe, Lakshmanan Balasubramanian, Gaurav Kumar Varshney



















## Context

- Newly evolving embedded processing SoCs developed for applications like automotive and loT are heavily power managed with complex functionality
- Power management (PM) information like power domain (PD) definition, level shifting, isolation, state retention and power switches is captured in a file called power intent (PI)
  - PI can be specified in Common Power Format (CPF) or Unified Power Format (UPF)
  - PI from here on represents PI written in CPF
- Tens of digital IPs, analog and mixed-signal IPs, SoC top-level and verification test bench require PI
- High integration complexity due to multiple voltage, power, reset\* and clock\* domains several hundred power modes





## **Prior Art**

- SoC PI uses black box PI for MSIP<sup>[1]</sup>, adequate for driving backend implementation
- Detailed / Hierarchical PI view is required for enabling early DV<sup>[1]</sup>, Flat STA, faster debug of PI violation(s)
- Absence of PGIOs and PGIO driven ESD control connections in SoC PI
  - Eventually defined downstream (Physical Design)
  - Results in late findings of incorrect domain mappings causing unprotected IOs under ESD events<sup>[2,3]</sup>
- SoC development involves few formal compile milestones and tens of integration iterations that require continuous PI modification
  - Takes about 2 to 3 person months
  - Significant manual effort to build SoC PI
  - Multiple iterations as IPs and SoC RTL mature

| ) | Error | prone   | manual     | interventions   | impact | design |
|---|-------|---------|------------|-----------------|--------|--------|
|   | execu | tion cy | cle for an | y late findings |        |        |

|       | SoC PI Complexity                                |       |  |  |  |
|-------|--------------------------------------------------|-------|--|--|--|
| SL.NO | CPF Construct                                    | Count |  |  |  |
| 1     | create_power_domain                              | 100   |  |  |  |
| 2     | update_power_domain                              | 100   |  |  |  |
| 3     | -shutoff_condition (for all create_power_domain) |       |  |  |  |
| 4     | create_power_nets                                | 50    |  |  |  |
| 5     | create_nominal_condition                         | 50    |  |  |  |
| 6     | set_instance                                     | 20    |  |  |  |
| 7     | create_power_modes                               | 20    |  |  |  |
| 8     | -domain_conditons (for all power_mode)           | 2000  |  |  |  |
| 9     | create_level_shifter_rule                        | 100   |  |  |  |
| 10    | update_level_shifter_rule                        | 100   |  |  |  |
| 11    | create_global_connection                         | 350   |  |  |  |
| 12    | Manual coded lines for SoC PI                    | 3000  |  |  |  |

#### Source:

[1] Aswani Kumar Golla, et al, "Hierarchical Power Intent Driven Efficient Power Integration Methodology for Ultra Low Power Mixed-Signal SoC,", DAC 2019

[2] Lakshmanan Balasubramanian, et al, "Advances to CPF Based Low Power Mixed Signal Integration and Verification," Cadence Live India 2021

[3] Vijay Kumar Sankaran,et al, "Modern Recipes for Brewing the Inevitable Methodology for Today's ICs: Low-Power Mixed-Signal Design Verification", DAC 2019



# **Proposal**

- Automation: Time consuming and manually intensive process of PI development warrants an automation to generate correct by construct PI with RTL as key input
- Flavors of PI: Supports multiple flavors detailed and macro PI views generated automatically with same interface
- Hierarchical generation of PI: PI generated is hierarchical in nature generates PI for intermediate hierarchies which are used to generate SoC toplevel PI
- Simple and efficient user interface: Easy and intuitive interface for specifying PI with minimum user inputs
- Adaptation: PI automatically adapts to RTL incremental updates without manual intervention, reducing manual effort and time consumption



# **Tool Inputs and Setup**

#### set\_data

#### Specifies:

- Folder and file paths input excel, output folder, RTL files
- Library cells used in the design
- Virtual ports and port mapping information



#### **Excel file**

IP sheet
IPs, logic cells,
PM cells from
RTL and their PI

PD sheet PDs in design and their information

Priority
sheet
PD priority used in
generating
power modes

PM rules
sheet
PM cell rules
(isolation,
retention, levelshifter and
switch rules)



## **Tool Features**

- Additional user commands:
  - '-run\_clp' runs static checks with Cadence<sup>®</sup> Conformal Low Power (CLP) on the generated hierarchical PI
  - '-reset\_manual\_changes' restores Excel file by removing additional manual changes by user apart from auto populated data
- Handling legacy IP PI:
  - Tool automatically set back the top level PI version to the required version even if the IP PI were written in an older version
- Automated file extraction:
  - Automatically searches and extracts PI files, both from workspace





# Handling PM Cells











# Results

| S. No. | Aspect                                           | Conventional flow                                                                                                                                                          | Automated flow                                                                                                                                                                  |
|--------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Time required for <b>initial</b> SoC PI bring up | 2-3 weeks                                                                                                                                                                  | 2-3 days, (86% reduction in manual effort and cycle time)                                                                                                                       |
| 2      | Iterations                                       | PI adaptation per SoC RTL incremental updates is time consuming                                                                                                            | PI automatically adapts to SoC RTL incremental updates                                                                                                                          |
| 3      | SoC PI views                                     | Manual generation of different SoC PI flavors (with Black box PI for MSIP)                                                                                                 | <ul> <li>Automatic generation of:</li> <li>SoC PI with black box PI for MSIP</li> <li>SoC PI with detailed PI of MSIP for early DV, flat STA, faster debug</li> </ul>           |
| 4      | Reliability                                      | Error prone due to manual modifications                                                                                                                                    | More reliable since tool extracts necessary information from RTL and IP PI                                                                                                      |
| 5      | Prerequisite skills                              | <ul> <li>Knowledge of power architecture of SoC and IPs</li> <li>Knowledge of PI language (CPF/UPF)</li> </ul>                                                             | <ul> <li>User only needs to input data in predefined fields in Excel</li> <li>Agnostic to PI language &amp; syntax</li> </ul>                                                   |
| 6      | Portability                                      | Manually porting from CPF to UPF is very tedious and error prone                                                                                                           | Enhancement to support UPF underway                                                                                                                                             |
| 7      | Schedule                                         | <ul> <li>Significant effort to generate PI and manually align PI with design changes</li> <li>Repetitive iterations and late findings can affect time to market</li> </ul> | <ul> <li>Generates reliable and exhaustive PI with<br/>minimum user intervention, which easily<br/>adapts to changing design intent</li> <li>Improves time to market</li> </ul> |
|        |                                                  |                                                                                                                                                                            |                                                                                                                                                                                 |



## Conclusions

- Power Intent (PI) is a critical design collateral for power managed SoC development
- Significant manual effort in developing, validating and delivering PI
- Conceptualised and developed an automated PI generation tool with intuitive user interface
  - Freedom from language specific syntactical information
  - Design competency disassociated from knowledge of specific PI or HDL language skill
  - Design information captured automatically from RTL
  - Associated PI aspects captured manually in an Excel utility
  - Inbuilt validation or constraint input range to avoid manual errors
- Saves at least 86% of effort in PI capture
- Significant quality improvement





### References

- 1. Aswani Kumar Golla, et al, "Hierarchical Power Intent Driven Efficient Power Integration Methodology for Ultra Low Power Mixed-Signal SoC,", DAC 2019
- 2. Lakshmanan Balasubramanian, et al, "Advances to CPF Based Low Power Mixed Signal Integration and Verification," Cadence Live India 2021
- 3. Vijay Kumar Sankaran, et al, "Modern Recipes for Brewing the Inevitable Methodology for Today's ICs: Low-Power Mixed-Signal Design Verification", DAC 2019



